2 * MPC832x RDB Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "MPC8323ERDB";
16 compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
35 d-cache-line-size = <0x20>; // 32 bytes
36 i-cache-line-size = <0x20>; // 32 bytes
37 d-cache-size = <16384>; // L1, 16K
38 i-cache-size = <16384>; // L1, 16K
39 timebase-frequency = <0>;
41 clock-frequency = <0>;
46 device_type = "memory";
47 reg = <0x00000000 0x04000000>;
54 ranges = <0x0 0xe0000000 0x00100000>;
55 reg = <0xe0000000 0x00000200>;
59 device_type = "watchdog";
60 compatible = "mpc83xx_wdt";
68 compatible = "fsl-i2c";
70 interrupts = <14 0x8>;
71 interrupt-parent = <&pic>;
75 serial0: serial@4500 {
77 device_type = "serial";
78 compatible = "ns16550";
80 clock-frequency = <0>;
82 interrupt-parent = <&pic>;
85 serial1: serial@4600 {
87 device_type = "serial";
88 compatible = "ns16550";
90 clock-frequency = <0>;
91 interrupts = <10 0x8>;
92 interrupt-parent = <&pic>;
96 device_type = "crypto";
98 compatible = "talitos";
99 reg = <0x30000 0x7000>;
100 interrupts = <11 0x8>;
101 interrupt-parent = <&pic>;
104 channel-fifo-len = <24>;
105 exec-units-mask = <0x0000004c>;
106 descriptor-types-mask = <0x0122003f>;
110 interrupt-controller;
111 #address-cells = <0>;
112 #interrupt-cells = <2>;
114 device_type = "ipic";
118 reg = <0x1400 0x100>;
119 device_type = "par_io";
124 /* port pin dir open_drain assignment has_irq */
125 3 4 3 0 2 0 /* MDIO */
126 3 5 1 0 2 0 /* MDC */
127 3 21 2 0 1 0 /* RX_CLK (CLK16) */
128 3 23 2 0 1 0 /* TX_CLK (CLK3) */
129 0 18 1 0 1 0 /* TxD0 */
130 0 19 1 0 1 0 /* TxD1 */
131 0 20 1 0 1 0 /* TxD2 */
132 0 21 1 0 1 0 /* TxD3 */
133 0 22 2 0 1 0 /* RxD0 */
134 0 23 2 0 1 0 /* RxD1 */
135 0 24 2 0 1 0 /* RxD2 */
136 0 25 2 0 1 0 /* RxD3 */
137 0 26 2 0 1 0 /* RX_ER */
138 0 27 1 0 1 0 /* TX_ER */
139 0 28 2 0 1 0 /* RX_DV */
140 0 29 2 0 1 0 /* COL */
141 0 30 1 0 1 0 /* TX_EN */
142 0 31 2 0 1 0>; /* CRS */
146 /* port pin dir open_drain assignment has_irq */
147 0 13 2 0 1 0 /* RX_CLK (CLK9) */
148 3 24 2 0 1 0 /* TX_CLK (CLK10) */
149 1 0 1 0 1 0 /* TxD0 */
150 1 1 1 0 1 0 /* TxD1 */
151 1 2 1 0 1 0 /* TxD2 */
152 1 3 1 0 1 0 /* TxD3 */
153 1 4 2 0 1 0 /* RxD0 */
154 1 5 2 0 1 0 /* RxD1 */
155 1 6 2 0 1 0 /* RxD2 */
156 1 7 2 0 1 0 /* RxD3 */
157 1 8 2 0 1 0 /* RX_ER */
158 1 9 1 0 1 0 /* TX_ER */
159 1 10 2 0 1 0 /* RX_DV */
160 1 11 2 0 1 0 /* COL */
161 1 12 1 0 1 0 /* TX_EN */
162 1 13 2 0 1 0>; /* CRS */
168 #address-cells = <1>;
171 compatible = "fsl,qe";
172 ranges = <0x0 0xe0100000 0x00100000>;
173 reg = <0xe0100000 0x480>;
175 bus-frequency = <198000000>;
178 #address-cells = <1>;
180 compatible = "fsl,qe-muram", "fsl,cpm-muram";
181 ranges = <0x0 0x00010000 0x00004000>;
184 compatible = "fsl,qe-muram-data",
185 "fsl,cpm-muram-data";
192 compatible = "fsl,spi";
195 interrupt-parent = <&qeic>;
201 compatible = "fsl,spi";
204 interrupt-parent = <&qeic>;
209 device_type = "network";
210 compatible = "ucc_geth";
212 reg = <0x3000 0x200>;
214 interrupt-parent = <&qeic>;
215 local-mac-address = [ 00 00 00 00 00 00 ];
216 rx-clock-name = "clk16";
217 tx-clock-name = "clk3";
218 phy-handle = <&phy00>;
219 pio-handle = <&ucc2pio>;
223 device_type = "network";
224 compatible = "ucc_geth";
226 reg = <0x2200 0x200>;
228 interrupt-parent = <&qeic>;
229 local-mac-address = [ 00 00 00 00 00 00 ];
230 rx-clock-name = "clk9";
231 tx-clock-name = "clk10";
232 phy-handle = <&phy04>;
233 pio-handle = <&ucc3pio>;
237 #address-cells = <1>;
240 compatible = "fsl,ucc-mdio";
242 phy00:ethernet-phy@00 {
243 interrupt-parent = <&pic>;
246 device_type = "ethernet-phy";
248 phy04:ethernet-phy@04 {
249 interrupt-parent = <&pic>;
252 device_type = "ethernet-phy";
256 qeic:interrupt-controller@80 {
257 interrupt-controller;
258 compatible = "fsl,qe-ic";
259 #address-cells = <0>;
260 #interrupt-cells = <1>;
263 interrupts = <32 0x8 33 0x8>; //high:32 low:33
264 interrupt-parent = <&pic>;
270 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
272 /* IDSEL 0x10 AD16 (USB) */
273 0x8000 0x0 0x0 0x1 &pic 17 0x8
275 /* IDSEL 0x11 AD17 (Mini1)*/
276 0x8800 0x0 0x0 0x1 &pic 18 0x8
277 0x8800 0x0 0x0 0x2 &pic 19 0x8
278 0x8800 0x0 0x0 0x3 &pic 20 0x8
279 0x8800 0x0 0x0 0x4 &pic 48 0x8
281 /* IDSEL 0x12 AD18 (PCI/Mini2) */
282 0x9000 0x0 0x0 0x1 &pic 19 0x8
283 0x9000 0x0 0x0 0x2 &pic 20 0x8
284 0x9000 0x0 0x0 0x3 &pic 48 0x8
285 0x9000 0x0 0x0 0x4 &pic 17 0x8>;
287 interrupt-parent = <&pic>;
288 interrupts = <66 0x8>;
289 bus-range = <0x0 0x0>;
290 ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
291 0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
292 0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
293 clock-frequency = <0>;
294 #interrupt-cells = <1>;
296 #address-cells = <3>;
297 reg = <0xe0008500 0x100>;
298 compatible = "fsl,mpc8349-pci";